

# Design of Synchronous (mod-n) counters. (Lecture 8-10)

## **Counter**



### **Definition:**

A Counter is a device which stores (and sometimes displays) the number of times a particular event or process has occurred, often in relationship to a clock signal. Counters are used in digital electronics for counting purpose, they can count specific event happening in the circuit.

# **Types of Counter**



### **Asynchronous Counters:**

- Only the first flip-flop is clocked by an external clock. All subsequent flip-flops are clocked by the output of the preceding flip-flop.
- Asynchronous counters are slower than synchronous counters because of the delay in the transmission of the pulses from flip-flop to flip-flop.
- Asynchronous counters are also called ripple-counters because of the way the clock pulse ripples it way through the flip-flops.



### **Synchronous Counters:**

- All flip-flops are clocked simultaneously by an external clock.
- Synchronous counters are faster than asynchronous counters because of the simultaneous clocking.
- Synchronous counters are an example of state machine design because they have a set of states and a set of transition rules for moving between those states after each clocked event

# **Design Mod** – N synchronous Counter



- The value of N can be different from power of 2. Also, the counting sequence may be random for example some cyclic code (8421, 2423 etc). The following method is applied for designing for mod N and any counting sequence.
- Design for Mod-N counter:
   The steps for the design are:



### **Step 1 : Decision for number of flip-flops**

• Example: If we are designing mod N counter and n number of flip-flops are required then n can be found out by this equation.

$$N \leq 2^n$$

 Here we are designing Mod-10 counter Therefore, N= 10 and number of Flip flops(n) required is

For n = 3, 10 < = 8, which is false.

For  $n = 4,10 \le 16$ , which is true.

Therefore number of FF required is 4 for Mod-10 counter.



• Step 2: Write excitation table of Flip flops. Here T FF is used.

| Previous state(Qn) | Next state( Q n+1) | Т |
|--------------------|--------------------|---|
| 0                  | 0                  | 0 |
| 0                  | 1                  | 1 |
| 1                  | 0                  | 1 |
| 1                  | 1                  | 0 |

Excitation table of T FF.



• Step 3: Draw state diagram and circuit excitation table.



Counting Sequence of Decade counter

A decade counter is called as mod -10 or divide by 10 counter. It counts from 0 to 9 and again reset to 0. It counts in natural binary sequence. Here 4 T Flip flops are used. It resets after Q3 Q2 Q1 Q0 = 1001.

# Continue... CHITKARA



### Circuit excitation table:

• Here  $Q_3$   $Q_2$   $Q_1$   $Q_0$  are present states of four flip-flops and  $Q^*_3$   $Q^*_2$   $Q^*_1$   $Q^*_0$  are next counting state of 4 Flip flops. If there is a transition in current state i.e if Q3 value changes from 0 to 1 or 1 to 0 then there's corresponding T(toggle) bit is written as 1 otherwise 0.



| Q3 | Q2 | Q1 | Q <sub>0</sub> | 0,3 | 0.5 | Q'1 | Q*0 | 73 | Т2 | T <sub>1</sub> | T <sub>0</sub> |
|----|----|----|----------------|-----|-----|-----|-----|----|----|----------------|----------------|
| 0  | 0  | 0  | 0              | 0   | 0   | 0   | 1   | 0  | 0  | 0              | 1              |
| 0  | 0  | 0  | 1              | 0   | 0   | 1   | 0   | 0  | 0  | 1              | 3              |
| 0  | 0  | 1  | 0              | 0   | 0   | 1   | 1.  | 0  | 0  | 0              | 1              |
| 0  | 0  | 3. | it             | 0   | 1   | 0   | 0   | 0  | 1  | 1              | 1              |
| 0  | 1  | 0  | 8              | 0   | 4   | 0   | 48  | 0  | 0  | 0              | 1              |
| 0  | 1  | 0  | 4              | 0   | 4   | 4   | 0   | 0  | 0  | 1              | 1              |
| 0  | 1  | *  | 0              | 0   | 1   | 1   | 1   | 0  | 0  | 0              | 1              |
| 0  | 1  | 1  | 1              | 3   | 0   | 0   | 0   | 1  | 1  | 1              | 1              |
| 1  | 0  | 0  | 0              | 4   | 0   | 0   | 1   | 0  | 0  | 0              | 1              |
| 1  | 0  | 0  | 1              | 0   | 0   | 0   | 0   | 1  | 0  | 0              | 1              |

22CSU10



Step 4: Create Karnaugh map for each FF input in terms of flip-flop outputs as the input variable.

Simplify the K map –



| 00 | 00 | 0 | 1 | 10 |
|----|----|---|---|----|
| 01 | 0  | 0 | 1 | 0  |
| 11 | ×  | X | × | х  |
| 10 | 0  | 0 | X | х  |

| 00 | 00 | 1 | 1 | 0 |
|----|----|---|---|---|
| 01 | 0  | 1 | 1 | 0 |
| 11 | ×  | X | X | х |
| 10 | 0  | 0 | х | × |





### • Step 5 : Create circuit diagram

•

Here negative edge triggered clock is used for toggling purpose. The clock is provided to every Flip flop at same instant of time. The toggle(T) input is provided to every Flip flop according to the simplified equation of K map.

# Continue...





### Continue...



### Timing diagram: Here toggling is used.

| Previous state(Q <sub>n</sub> ) | Т | Next state(Q <sub>n+1</sub> ) |
|---------------------------------|---|-------------------------------|
| 0                               | 0 | 0                             |
| 0                               | 1 | 1                             |
| 1                               | 0 | 1                             |
| 1                               | 1 | 0                             |

Characteristic table of T FF.

### Continue...



• The state of a FF will change only when toggle input(T) of a FF is 1.



Timing diagram of synchronous Decade counter



### **Explanation:**

- Initially Q3 Q2 Q1 Q0 are 0 0 0 0.
- The sequence of counter can be verified from the timing diagram. At every falling edge of the clock output  $Q_0$  toggles because  $T_0$  is connected to logic 1.
- $T_1$  becomes 1 only when expression  $T_1 = Q_3^2 Q_0$  becomes 1 also if clock falling edge occurs(because there is negative edge triggering) then the output state of  $T_1$  i.e  $Q_1$  will change.
- $T_2$  becomes 1 only when expression  $T_2 = Q_1Q_0$  becomes 1 also if clock falling edge occurs then the output state Q2 will change.



- $T_3$  becomes 1 only when expression  $T_1 = Q_3Q_0 +$ Q<sub>2</sub>Q<sub>1</sub>Q<sub>0</sub> resultant becomes 1 also if clock falling edge occurs(because there is negative edge triggering) then the state of Q3 will change.
- We get Output as  $Q_3(MSB)$   $Q_2$   $Q_1$   $Q_0(LSB)$ .
- After 10th falling edge the output state of all the FFs again becomes 0 0 0 0.